Alif Semiconductor /AE512F80F5582LS_CM55_HP_View /DSI /DSI_PHY_IF_CFG

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DSI_PHY_IF_CFG

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (Val_0x0)N_LANES 0PHY_STOP_WAIT_TIME

N_LANES=Val_0x0

Description

PHY Configuration Register

Fields

N_LANES

This field configures the number of active data lanes:

0 (Val_0x0): Data lane 0

1 (Val_0x1): Data lanes 0 and 1

PHY_STOP_WAIT_TIME

This field configures the minimum time PHY needs to stay in Stop state before requesting an high-speed transmission.

Links

() ()